Output-Capacitor-Free Low-Dropout Regulators: Analysis and Design
Analysis and Design of High-Performance CMOS Output-Capacitor-Free Low-Dropout Regulators for System-on-Chip
978-3-659-29188-3
3659291889
144
2012-12-05
499.14 HK$
eng
https://images.our-assets.com/cover/230x230/9783659291883.jpg
https://images.our-assets.com/fullcover/230x230/9783659291883.jpg
https://images.our-assets.com/cover/2000x/9783659291883.jpg
https://images.our-assets.com/fullcover/2000x/9783659291883.jpg
Low-dropout regulators (LDRs) are indispensable components widely used in system-on-chip (SoC) designs to power up noise-sensitive blocks. With the proliferation of portable applications, LDRs are required to have accurate and fast regulation with low quiescent current consumption, compact chip area and without requiring any off-chip capacitors. This research focuses on the analysis and design of high-performance CMOS output-capacitor-free LDRs for SoC power management applications. Three different topologies: adaptively biased LDRs, adaptively biased LDRs with subthreshold undershoot-reduction, and LDRs with low-quiescent current and high power-supply-rejections are analyzed, designed and verified. They are powerful candidates for supplying different blocks of SoC: analog, mixed-signal, digital, and RF. Design-oriented and in-depth theoretical analysis is presented. With these topologies at hand, a cost-effective power management solution for SoC is easier-than-ever to construct.
https://morebooks.de/books/fr/published_by/lap-lambert-academic-publishing/47/products
Technologie
https://morebooks.de/store/fr/book/output-capacitor-free-low-dropout-regulators:-analysis-and-design/isbn/978-3-659-29188-3