SystemVerilog
Semiconductor, Hardware description language, Hardware verification language
978-620-1-55219-7
6201552197
80
2013-08-14
34.00 €
eng
https://images.our-assets.com/cover/230x230/9786201552197.jpg
https://images.our-assets.com/fullcover/230x230/9786201552197.jpg
https://images.our-assets.com/cover/2000x/9786201552197.jpg
https://images.our-assets.com/fullcover/2000x/9786201552197.jpg
Please note that the content of this book primarily consists of articles available from Wikipedia or other free sources online. In the semiconductor and electronic design industry, SystemVerilog is a combined Hardware Description Language and Hardware Verification Language based on extensions to Verilog. SystemVerilog started with the donation of the Superlog language to Accellera in 2002. The bulk of the verification functionality is based on the OpenVera language donated by Synopsys. In 2005, SystemVerilog was adopted as IEEE Standard 1800-2005. In 2009, the standard was merged with the base Verilog standard, creating IEEE Standard 1800-2009, the current version. Verilog-1995 and -2001 limit reg variables to behavioral statements such as RTL code. SystemVerilog extends the reg type so it can be driven by a single driver such as gate or module.
https://morebooks.de/books/cn/published_by/spellpress/193174/products
电子学,电子-技术,通信技术
https://morebooks.de/store/cn/book/systemverilog/isbn/978-620-1-55219-7