Hardware Support for Efficient Transactional Memory Systems
Hardware Techniques for High-Performance Transactional Memory in Many-Core Chip Multiprocessors
978-3-8473-3652-5
3847336525
212
2012-01-23
79.00 €
eng
https://images.our-assets.com/cover/230x230/9783847336525.jpg
https://images.our-assets.com/fullcover/230x230/9783847336525.jpg
https://images.our-assets.com/cover/2000x/9783847336525.jpg
https://images.our-assets.com/fullcover/2000x/9783847336525.jpg
The rise of multicores has brought the problem of effective concurrent programming to the forefront of computing research, presenting both immense opportunities and enormous challenges. Traditional multithreaded programming models use low-level primitives such as locks to guarantee mutual exclusion and protect shared data. The trade-off between programming ease and performance imposed by locks remains one of the key challenges to programmers and computer architects of the multicore era. Transactional Memory (TM) is a conceptually simpler programming model that can help boost developer productivity by eliminating the complex task of reasoning about the intricacies of safe fine-grained locking. Fast implementations of transactional programming constructs are necessary for TM to gain widespread usage. This book focuses on the hardware mechanisms that provide optimistic concurrency control with stringent guarantees of atomicity and isolation, with the intent of achieving high-performance across a variety of workloads, at a reasonable cost in terms of design complexity.
https://morebooks.de/books/cn/published_by/lap-lambert-academic-publishing/47/products
硬件
https://morebooks.de/store/cn/book/hardware-support-for-efficient-transactional-memory-systems/isbn/978-3-8473-3652-5